## Lecture 7 - HW1 due Wednesday - Machine language, the binary representation for instructions. - I-type, immediates - J-type, surprise - Encoding - Strlen example? #### R-type format • Register-to-register arithmetic instructions use the R-type format. | | op' | 082 | lest | | | |--------|--------|--------|--------|--------|--------| | ор | rs | rt | rd | shamt | func | | 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits | - This format includes six different fields. - op is an operation code or opcode that selects a specific operation. - rs and rt are the first and second source registers. - rd is the destination register. - shamt is only used for shift instructions. - func is used together with op to select an arithmetic instruction. - The green card in the textbook lists opcodes and function codes for all of the MIPS instructions. :660 R[+1]=RTvs]+nTve] ## About the registers - We have to encode register names as 5-bit numbers from 00000 to 11111. - For example, \$t8 is register \$24, which is represented as 11000. - The complete mapping is given on page B-24 in the book. - · The number of registers available affects the instruction length. - Each R-type instruction references 3 registers, which requires a total of 15 bits in the instruction word. - We can't add more registers without either making instructions longer than 32 bits, or shortening other fields like op and possibly reducing the number of available operations. | ор | rs | rt | rd | shamt | func | |--------|--------|--------|--------|--------|--------| | 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits | #### addi ori Los I-type format ## 1V15W/15/sb. • Load, store, branch, and immediate instructions all use the I-type format. | | | | 744 | |--------|--------|--------|---------| | ор | rs | rt | address | | 6 bits | 5 bits | 5 bits | 16 bits | - For uniformity, op, rs and rt are in the same positions as in the R-format. - The meaning of the register fields depends on the exact instruction. rs is a source register—an address for loads and stores, or an operand - for branch and immediate arithmetic instructions. - rt is a source register for branches and stores, but a destination Two's complement (reminder) - register for the other I-type instructions. - register for the other incorporation. The address is a 16-bit signed two's-complement value. - It can range from -32,768 to +32,767. - But that's not always enough! lψ RCrt]=M[RCrs]+ imm] - Most significant bit tells sign (sign bit) - Addition can be done without anything special ## Larger constants - Larger constants can be loaded into a register 16 bits at a time. - The load upper immediate instruction lui loads the highest 16 bits of a register with a constant, and clears the lowest 16 bits to 0s. - An immediate logical OR, ori, then sets the lower 16 bits. To load the 32-bit value 0000 0000 0011 1101 0000 1001 0000 0000: - This illustrates the principle of making the common case fast. - Most of the time, 16-bit constants are enough. - It's still possible to load 32-bit constants, but at the cost of two instructions and one temporary register. - Pseudo-instructions may contain large constants. Assemblers including SPIM will translate such instructions correctly. - Invert all bits and add one Easy to do in HW How? 1 00000001 1011111 1 00000000 ## Loads and stores - The limited 16-bit constant can present problems for accesses to global - Suppose we want to load from address 0x10010004, which won't fit in the 16-bit address field. Solution: ``` lui $at, 0x1001 lw $t1, 0x0004($at) # 0x1001 0000 # Read from Mem[0x1001 0004] ``` #### Branches For branch instructions, the constant field is not an address, but an $\it offset$ in words from the current program counter (PC) to the target address ``` PC=PC+ 3+4 • beq $at, $0, L← add $v1, $v0, $v0 ``` ■ Since the branch target L is three *instructions* past the beq, the address field would contain 3. The whole beq instruction would be stored as: | 000100 | 00001 | 00000 | 0000 0000 0000 0011 | |--------|-------|-------|---------------------| | ор | rs | rt | address | For some reason SPIM is off by one, so the code it produces would contain an address of 4. (But SPIM branches still execute correctly.) ## Larger branch constants - Empirical studies of real programs show that most branches go to targets less than 32,767 instructions away—branches are mostly used in loops and conditionals, and programmers are taught to make code bodies short. - If you do need to branch further, you can use a jump with a branch. For example, if "Far" is very far away, then the effect of: can be simulated with the following actual code. Again, the MIPS designers have taken care of the common case first. ## → J-type format • Finally, the jump instruction uses the J-type instruction format. | ор | address | ] | |--------|-----------------|--------| | 6 bits | 26 bits PC= 1iv | um LLZ | - The jump instruction contains a word address, not an offset - Remember that each MIPS instruction is one word long, and word addresses must be divisible by four. - So instead of saying "jump to address 4000," it's enough to just say "jump to instruction 1000." - A 26-bit address field lets you jump to any address from 0 to $2^{28}. \\$ ullet your MP solutions had better be smaller than 256MB - For even longer jumps, the jump register, or jr, instruction can be used. ``` ir $ra # Jump to 32-bit address in register $ra ``` ## Summary of Machine Language - Machine language is the binary representation of instructions: -The format in which the machine actually executes them - MIPS machine language is designed to simplify processor - implementation - Fixed length instructions - -3 instruction encodings: R-type, I-type, and J-type - Common operations fit in 1 instruction - Uncommon (e.g., long immediates) require more than one | R | opcode | rs | rt | rd | shamt | funct | |---|--------|----|-------|-----------|-------|-------| | 1 | opcode | rs | rt | immediate | | te | | J | opcode | | targe | t address | | | 11 ## Decoding Machine Language How do we convert 1s and 0s to assembly language and to C code? Machine language --> assembly $\rightarrow$ C? For each 32 bits: - 1. Look at opcode to distinguish between R- Format, JFormat, and I-Format - 2. Use instruction format to determine which fields exist - 3. Write out MIPS assembly code, converting each field to name, register number/name, or decimal/hex number - 4. Logically convert this MIPS code into valid C code. Always possible? Unique? 12 ## Decoding (1/7) Here are six machine language instructions in hexadecimal: 00001025<sub>hex</sub> 0005402A<sub>hex</sub> 11000003<sub>hex</sub> 00441020<sub>hex</sub> 20A5FFFF<sub>hex</sub> 08100001<sub>hex</sub> - Let the first instruction be at address 4,194,304<sub>ten</sub> (0x00400000hex) - Next step: convert hex to binary 13 ## Decoding (2/7) - The six machine language instructions in binary: - **L** 0000000000001010100000000101010 - J 00010001000000000000000000000011 - n 0000000001000100000100000100000 - <u>J</u> 001000001010010111111111111111111 - Next step: identify opcode and format | | | \$o | ck | \$2 | | | |---|--------|-----|-------|--------|--------|-------| | R | 0 | rs | rt | rd | shamt | funct | | 1 | 1,4462 | rs | rt | ir | mmedia | te | | J | 2 or 3 | | targe | t add: | ress | | 14 ## Decoding (3/7) - Select the opcode (first 6 bits) to determine the format: 000000 00000 00000 00010 00000 100101 000000 00000 00101 01000 00000 101010 000100 01000 00000 00000 00000 000011 000000 00010 00100 00010 00000 100000 001000 00101 00101 11111 11111 11111 000010 00000 10000 00000 00000 000001 - Look at opcode: 0 means R-Format, 2 or 3 mean J-Format, otherwise I-Format - Next step: separation of fields RRIRIJ Format: | R | 0 | rs | rt | rd | shamt | funct | | | |---|---------|----|-------|------------|-------|-------|--|--| | 1 | 1, 4-62 | rs | rt | immediate | | te | | | | J | 2 or 3 | | targe | et address | | | | | Decoding (4/7) Fields separated based on format/opcode: 0x 2 a # Format: | R پر | 0 | 0 | 0 | 2 | 0 | 37 | |------------|---|---|---|---------|--------------------|--------------| | رت B | 0 | 0 | 5 | 8 | 0 | 42 | | اد | 4 | 8 | 0 | beg 98, | beg 98, 60, (+3) L | | | R | 0 | 2 | 4 | 2 | 0 | 32 | | <b>→</b> I | 8 | 5 | 5 | | -1 % | ei \$5,\$5,- | | | 2 | | 1 | 049 E | 77 : | | Next step: translate ("disassemble") MIPS assembly instructions R R I R I J Format: 16 ## Decoding (5/7) - MIPS Assembly (Part 1): - Address: Assembly instructions: 0x00400000 or \$2,\$0,\$0 0x00400004 slt \$8,\$0,\$5 0x00400008 beq \$8,\$0,\$ 0x0040000c add \$2,\$2,\$4 0x00400010 addi \$5,\$5,-1 0x00400014 j <u>0x100001</u> Loo Better solution: translate to more meaningful MIPS instructions (fix the branch/jump and add labels, registers) 17 15 # Decoding (6/7) • MIPS Assembly (Part 2): or \$v0,\$0,\$0 Loop: slt \$t0,\$0,\$a1 beq \$t0,\$0,Exit add \$v0,\$v0,\$a0 addi \$a1,\$a1,-1 j Loop Exit: • Next step: translate to C code (must be creative!) 18 ``` Decoding (7/7) Possible C code: $v0: var1 $a0: var2 $a1: var3 var1 = 0; $v0,$0,$0 $t0,$0,$a1 $t0,$0,Exit $v0,$v0,$a0 or Loop: slt while (var3 >= 0) { var1 += var2; beq add var3 -= 1; addi $a1,$a1,-1 } Loop j Exit: 19 ```