# **CSE 370 Laboratory Assignment**

**Applying Your Knowledge** 

# Assigned: Monday, May 24, 2010 Due: End of Lab Section, Wednesday, June 2, 2010 \*\*Note: It is almost the end of quarter, so it is important you finish this lab quickly to begin work on Lab 9.\*\*

# Objectives

You have gained many invaluable skills over the course of the quarter; you should now have a good understanding of combinatorial logic, sequential logic, registers, state diagrams, and other related skills. The final two labs of this course, lab 8 and 9, will require you to combine all of your skills to develop a complete system on the FPGA. You will be provided with an output device, an LCD screen, and an input device, a magnetic stripe card reader, your task is to get the LCD to display the data stored on magnetic cards swiped through the magnetic card reader. This is a non-trivial task but one that should amply demonstrate what you've learned this quarter.

Since this task is relatively complex it has been broken into two halves for you and a lab partner to work on over the course of two lab sessions and time outside of class. The first half of the lab involves programming the logic that drives the LCD; like many devices the LCD must be initialized properly, and it has a specific set of instructions it understands. For now, we will use the switches on the board to generate the instructions (commands and data) to be written to the LCD instead of reading data from the magnetic stripe reader. This will allow you to test to see if your LCD behaves as expected.

# **Before You Begin**

The first thing you should before beginning this lab is finding yourself a partner.

At your disposal is also the very important datasheet for the LCD: <u>LCD.pdf</u>. This datasheet contains all of the information that is presented below in the lab, though in much greater detail. It is essential that you refer to the datasheet for questions about the LCD. You should take this opportunity in this lab to get some practice reading datasheets and interpreting the data they can provide.

# Tasks:

This lab write-up will guide you through each component that you will need to create a working final product. It is strongly recommended that you follow the tips and guidelines presented in the lab write-up. However, if you are feeling confident, you are completely welcome to read the datasheet and design the entire lab independently of the write-up. Just make sure you complete all of the check off tasks at the bottom of the lab.

## The Clock:

1. Now that we have gained some knowledge of sequential logic we know how important the clock is for the entire system. So why not just use the clock provided by the FPGA? Take a look at the datasheet: LCD.pdf, under the section labeled as "Timing Characteristics" what do you see? The most important time is the Enable Pulse Width which is a minimum width of 450ns (nanoseconds), however the FPGA's clock runs at 24Mhz. How fast is that? With that in mind, you should think about creating a new clock signal that has a clock cycle that is longer than the 450ns threshold so you can think about signals changing no closer that one period and therefore don't have to worry about the setup/hold requirements at a fine-grain. Also note that some of these LCDs are old and require more than 450 nanoseconds to work properly and you don't need a very fast clock (your eyes are nowhere near fast enough to see anything at less than 1ms), so throw in some extra padding.

How do we solve this problem of creating a new clock? The most logical way is to slow down the clock since we have no control over the internals of the LCD. Look at the provided <u>clock\_divider.v</u> file, this Verilog file divides down the original FPGA clock to a slower clock. Make sure you understand how it works because it is incomplete. Set the parameter by filling in a value such that it slows down the clock enough for the LCD to run properly. Have your TA check you off to confirm that you have an acceptable clock speed.

2. Now you should create a new design with design flow in Active-HDL. Add a new file called Lab\_8.bde. Create an input called: fpga\_clk and wire up your Clock Divider on the block diagram design. It should look like the image below when you are finished. Later on when we write up the .qsf file for the pin assignments we will assign the clock provided by the FPGA to the fpga\_clk input and use the clk output that the Clock Divider provides as our actual clock.

| 2   |    |     | 8  | 3  | 1   |     | 3  | 3  |   |     | 8  | 3   |    |     | 3   | 3 |     |     | 8 | 3  |    |     | 8          |   |    |     | S.  |    | 12 |     | 5  | 3  | 1 |    | 5 | 3  |
|-----|----|-----|----|----|-----|-----|----|----|---|-----|----|-----|----|-----|-----|---|-----|-----|---|----|----|-----|------------|---|----|-----|-----|----|----|-----|----|----|---|----|---|----|
| 2   |    | 120 |    | 1  | 100 | 150 | 10 | 10 | 1 | 150 | 12 | 10  |    | 100 | 1   |   | 1   | 150 | 1 |    | _  | _   | _          | _ | -  | -   | 1   | 20 | 2  | 100 |    | 20 | 2 | 50 | 2 | 22 |
| 100 | ÷, |     |    | -  | d   | į,  | •  | Č. | • | :   | -  | -   | 21 | p   | gʻa | 2 | c1I | k'  | 1 |    |    | -   | <b>c k</b> |   |    | e k | 4   | •  | •  | •   | ċl | K. | • | •  | 2 | -  |
|     | 1  | J,  | ļa | -  | ų   | Ņ   |    |    |   |     |    | -   |    |     |     |   |     |     | 4 | ľ  | PB | -   | Č          |   |    |     | ľ   |    |    | 4   |    |    |   | 5. | Ţ |    |
| 3   | 13 | 15  | 1  | 3  | 3   | 15  | 1  | 3  | 3 | 15  | 3  | 2   | 3  | 150 | 1   | 3 | 3   | 15  |   | -  | -  | - 1 |            | 6 |    | 1   |     |    | 5  | 5   | 3  | 33 | 3 | 5  | 3 | 32 |
| 5   |    |     | 1  | -5 |     |     |    | •  | • |     | 2  | -53 |    | •   |     |   | •   |     | 1 | -1 | U  | ٦ŀ  | <u>_</u>   | 0 | PV | 1.0 | ier | •  | •  |     |    | -  |   |    | 2 | -8 |
| 1   |    | •   |    | •  | •   |     | 1  | •  |   |     | 1  | •   | •  | •   | 1   | • |     | •   |   | •  |    | •   |            | • | •  | •   | 1   | •  | •  |     | 1  | •  |   | •  | 1 | 1  |
| ÷   |    | •   | ~  | •  |     | •   |    | •  |   | •   | ~  | •   |    | •   |     | • |     | •   | 0 | •  |    | •   | э.         | • |    | •   |     | •  |    | •   |    | •  |   |    |   | •  |

#### The Write Button:

3. For this lab you will need to control when characters are written to the LCD by using a button, but in order to write only a single character at a time it is helpful to bring back the Pulse\_Gen module from the previous lab. This time we provide it: <u>Pulse\_Gen.v</u>. Save it to your src/source folder and wire it up in your bde/block diagram design. Don't forget to add an input in your design which represents the button. We will have to remember to assign a button to this input when we write the .qsf file later on. For simplicity, use the name: write\_button for the name of the input. When you have wired it up correctly it should look like the image below.



#### The Reset Button:

4. We need to be able to reset the LCD to clear the screen whenever we want. The best way to do this is to create a button input that acts as a reset button. Create an input called: reset\_button and wire it to an inverter with an output called reset. The inverter is used because the buttons are actually active low. When you press the button, it sets the wire to a 0, and a 1 when it is not pressed. Once you have wired it up, your diagram should look like the picture below. Well done, you've finished all the easy stuff!

| from all         | fpga_clk1_1                               | and cike a set                           |
|------------------|-------------------------------------------|------------------------------------------|
| пруа_сткш/       | pga_ck                                    | CR                                       |
|                  |                                           |                                          |
|                  | Clock [                                   | Divider                                  |
|                  |                                           |                                          |
|                  |                                           |                                          |
|                  |                                           |                                          |
| a sara sara sara |                                           |                                          |
|                  |                                           |                                          |
|                  |                                           |                                          |
|                  | 20201203 2020203                          |                                          |
|                  | in the kine of the                        | in the write in the                      |
|                  |                                           |                                          |
| usurita button   | a settle set as here as                   | The second week of the                   |
| vvrite_button D- | write_button                              | ****                                     |
| vvrite_button D- | write_button                              | ю,                                       |
| vvrite_button D- | write_button                              | <b>b</b> 1                               |
| write_button     | write_button                              | bu i i i i i i i i i i i i i i i i i i i |
| write_button D-  | write_button<br>Pulse_(                   | Gen                                      |
| vvrite_button D- | write_button                              | ben                                      |
| write_button D-  | write_button<br>Pulse_(                   | Gen                                      |
| write_button     | write_button<br>Pulse_(                   | Ben .                                    |
| write_button     | Pulse_(                                   | Gen                                      |
| veset button     | write_button<br>Pulse_(                   | b)<br>Gen<br>o <u>o reset</u>            |
| vvrite_button D- | Pulse (                                   | bi<br>Gen<br>o <u>o reset</u>            |
| verite_button    | write_button<br>Pulse_(<br>reset_button 1 | Ben<br>op <u>reset</u>                   |

## The LCD:

5. Now that we have finished the easy stuff it's time to actually create the logic that will drive the LCD and get it to do what we want it to do. This information is all contained within the datasheet: <u>LCD.pdf</u>. The LCD is capable of many commands; however you will only have to implement a few commands: for Resetting and Clearing the LCD and writing a character for the LCD to show on its screen. To aid you, the pins and what they do are displayed below. The pins are numbered from right to left, when you hold the LCD so that the pins are closest to you.

| Pin | Name | Function                                                                                                                                                                                  |
|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | GND  | Ground - wire GND to it                                                                                                                                                                   |
| 2   | VDD  | 5V - Powers the LCD, wire the 5V red VDD to it                                                                                                                                            |
| 3   | Vo   | 1V - Contrast, The LCD needs exactly 1V on this pin so characters are visible                                                                                                             |
| 4   | RS   | High: When RS is high the LCD expects data to come over the data pins<br>Low: When RS is low the LCD expects one of the hard-encoded commands to<br>come over the data pins               |
| 5   | R/W  | High: When R/W is high the LCD can be read from<br>Low: When R/W is low the LCD can be written to                                                                                         |
| 6   | Е    | This is the Enable, it executes command/data is passed to the LCD on the negative edge of E                                                                                               |
| 7   | DB0  | Data Bus 0, this is one bit of data                                                                                                                                                       |
| 8   | DB1  | Data Bus 1, this is one bit of data                                                                                                                                                       |
| 9   | DB2  | Data Bus 2, this is one bit of data                                                                                                                                                       |
| 10  | DB3  | Data Bus 3, this is one bit of data                                                                                                                                                       |
| 11  | DB4  | Data Bus 4, this is one bit of data                                                                                                                                                       |
| 12  | DB5  | Data Bus 5, this is one bit of data                                                                                                                                                       |
| 13  | DB6  | Data Bus 6, this is one bit of data                                                                                                                                                       |
| 14  | DB7  | Data Bus 7, this data bit also acts as an output for the LCD. When R/W is high and RS is low, the LCD will output a high signal if the LCD is busy and low signal if the LCD is not busy. |

6. Make sure you understand each one of these pins and exactly what they do. You will have to provide a signal for all 14 of these pins. The first 3 are easy because they are only Ground, VDD, and Vo. To generate a 1V signal for Vo you will be provided with a 3.9K and 1K resistor. You can use these two resistors to divide the voltage down to provide 1V to pin 3 of the LCD. If you don't understand exactly how to do this, refer to the picture below. You can visit this site: <u>Resistor Color Codings</u> to help you identify which resistor is which. Go ahead and wire up the first 3 pins on your board now. Since the FPGA can arbitrarily assign inputs and outputs to any of the I/O inputs at the bottom of your board you don't have to worry about putting your LCD near any particular pins.



#### **LCD Control Logic:**

7. Now that we have set up power, ground, and contrast for the LCD we need to begin to work on the logic that drives the LCD. There are four key signals that you should keep in mind, RS, R/W, E, and Busy. From above you know that RS is driven on Pin 4, R/W is driven on Pin 5, E is driven on Pin 6, and Busy is driven on Pin 14. The goal of the control logic is to pass the correct signal for RS, R/W, and E based on the Busy signal. The idea here is: you can't write to the LCD if it's busy, and you can't pass commands to it either while it's busy. Note that according to the timing diagrams on the datasheet, RS and RW must remain fixed for a cycle (at least long enough to meet setup times) before E goes high, while E is high, and a cycle after E goes low (to meet hold times), so keep that in mind when you're considering your logic. Take a moment to consider what combinations of signals will be necessary to execute the following signals: Clear Display (Command), Function Set (Command), Display On (Command), Entry Mode Set (Command), Write Character (Data). Make sure you account for the kind of signal and set RS appropriately. Take a look at the waveform below, familiarize yourself with the timings of the LCD control logic.

| Checking | Busy | Signal | Waveform: |
|----------|------|--------|-----------|
|----------|------|--------|-----------|

| Name        | Stage 1             |           |            | Stage 2       |            | Stag | e 3 |
|-------------|---------------------|-----------|------------|---------------|------------|------|-----|
| ► RS        |                     |           |            |               |            |      |     |
| ► RW        |                     |           |            |               |            |      |     |
| ►E          |                     |           |            |               |            | _    |     |
| 🗢 data(7)   |                     |           |            |               |            |      |     |
| ● clk       |                     |           |            |               |            |      |     |
| Stage 1: D  | uring this stage, b | ecause we |            |               |            |      |     |
| nand to mar | d the hyper signal  | DC monda  | Store 2. T | ha addraaa aa | tun tima h |      |     |

| heed to read the busy signal, RS needs<br>o be low, and R/W needs to be high.<br>We need to wait one clock cycle before<br>changing E to high to check for the busy<br>signal. The reason why we need to wait<br>s because the specification says there is<br>an address set up time before changing<br>E. | Stage 1: During this stage, because we                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                 |                                                                                                                                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                            | heed to read the busy signal, RS needs<br>to be low, and R/W needs to be high.<br>We need to wait one clock cycle before<br>changing E to high to check for the busy<br>signal. The reason why we need to wait<br>s because the specification says there is<br>an address set up time before changing<br>E. | Stage 2: The address setup time has<br>passed so you can now raise E and<br>start checking DataBus[7] for the<br>busy signal. When you finally see<br>DataBus[7]/Busy go low, you can<br>move to the next stage since you are<br>done checking the busy signal. | Stage 3: This stage is<br>necessary in order to<br>meet the timing<br>requirements. E gets<br>set low which ends the<br>busy signal test |

#### **Command/Character Write Waveform:**

| Stage 1 | Stage 2 | Stage 3             |
|---------|---------|---------------------|
|         |         |                     |
|         |         |                     |
|         |         |                     |
| Хононн  |         | XXXXXX              |
|         |         |                     |
|         | Stage 1 | Stage 1     Stage 2 |

| Stage 1: Since you are preparing for a write  |                   |                                        |
|-----------------------------------------------|-------------------|----------------------------------------|
| operation $R/W$ has to be set low. The value  | Stage 2: At this  | Stage 3: One clock stage later the     |
| SDC damage and the second strange             | stage you raise E | state machine can lower E, creating a  |
| of RS depends on whether a character or a     | to write the      | negative edge RS and R/W needs to      |
| command is being written to the LCD. If it    | abaraatar or      | he held for one clock evole offer E is |
| is a character that is being written then you | character of      | be neid for one clock cycle after E is |
| must nause here until vou have a valid        | command to the    | lowered according to the               |
| inust pause nere until you have a vanu        | LCD               | specifications of the LCD.             |
| character to write                            |                   | 1                                      |

## LCD Setup Commands:

8. The commands: Clear Display, Display On, Entry Mode Set, and Function Set are the initialization commands that must be passed to the LCD to prepare the LCD to write characters. Since these are the initialization commands, they must be executed every single time the LCD is reset. You should refer to the table below for the execution order, RS signal, and command encoding for each of these commands.

| Order | Operation       | RS | DB[7:0]   |
|-------|-----------------|----|-----------|
| 1     | Clear Display   | 0  | 0000 0001 |
| 2     | Function Set    | 0  | 0011 0011 |
| 3     | Display On      | 0  | 0000 1100 |
| 4     | Entry Mode Set  | 0  | 0000 0110 |
| 5+    | Write Character | 1  | ???? ???? |

9. Before you write any character or command to the LCD you should check the busy signal first. In fact your circuit should always be alternating between checking the busy signal and writing something to the LCD. A state machine is a very good way to control what stage of the above waveforms you are in. You should also think about making a state machine to keep track of what command you are on or whether you've finished sending the commands and are now sending characters. Note that for every command/character the second state machine goes through, the first state machine must complete a full cycle. This means that the first state machine must have an output that is used as an input to the second state machine. Also note that because there is not a steady stream of characters to write there will be times when you will have to wait in stage 1 of the write waveform. Whether or not to pause is something the second state machine must tell the first. There is also the question of how to deal with RS because its value depends on the state of both machines. Based on the information that you have now, you should be able to design two simple state machines/state diagrams that carry out all of the logic described above. Show your TA your completed state diagrams before moving on.

#### **Programming States in Verilog:**

10. Now that you have created two state diagrams it is time to convert this state diagram into Verilog. Your code should be similar in structure to your controller state machine from Lab 7.

#### Tri-State Command and Data:

11. By now you must have realized that the 8-Pin DataBus is shared by two different sets of signals. One is the command signals to initialize the LCD and the other is the data signals that specify which character to write to the LCD. We need to tri-state these two sets of signals so that they don't interfere with one another. You can do this in Verilog by specifying the output z, z stands for disconnected or high-impedance, which basically means the output is electrically disconnected from the rest of the circuit. You can refer to this article for some more information on <u>Tri-State Logic</u>. You will need to do this when writing the Verilog for your LCD logic. An example is provided for you below on how to tri-state your command signals and data signals.

```
input OutputEnable;
input [7:0] Data;
output [7:0] DataBus;
assign DataBus = (OutputEnable) ? Data : 8'bzzzzzzz;
```

12. As you can see from the code above, the OutputEnable input acts just like a multiplexer control, choosing from the Data provided as input or the high-impedance z signal. A good example of tri-state is the LCD that you are working with. Since the LCD can both output a busy signal and take in a command/character you know it is tri-stating between those two possibilities. Since the LCD is expecting either input or output you need to write your code so that it can handle this case. Sometimes you will be taking an input from the LCD checking for a busy signal. Other times you will be passing either a command or character to the LCD. Since you switch between output and input, you're going to have to tri-state. HINT: In the case of this project, your tri-state is probably based off RW because it controls whether you are reading or writing.

#### In-Out Buses/Wires

13. If you have been paying attention you will notice that in your block diagram design you need to make your DataBus an output too because the busy signal comes over on DataBus[7]. If you check under the icon that usually has inputs and outputs, however there is another option to make your input/output an in-out instead. This will allow your code to work when you program it. Just in case you aren't sure, check the picture below to make sure it looks right.



#### **Testing Your Logic:**

14. Now that you have worked out your logic your LCD logic should consist of 4 inputs and 4 outputs. The four inputs should consist of the clock, reset, write, and an 8-bit switch input. Your four outputs should consist of E, RS, R/W, and an 8-bit data output. Wire up the following three pieces in a new test.bde around your LCD logic as shown in the picture below. You will need these three pieces:

| fpga | a_clock_ | _sim.v |
|------|----------|--------|
| lcd  | writer_  | tf.v   |
| lcd  | tf.v     |        |

Make sure that the expected message prints out: "Hooray!".



#### Synthesize and Demonstrate:

15. Now that everything has been tested and seems to work in simulation you are ready to go ahead and synthesize it and wire it up on your prototyping board. Use SW0-7 to drive your Switch inputs, use the 24MHz clock to drive your clock input that is divided down. Drive your write with KEY1 and drive your reset with KEY0. You should run your outputs to the output pins which you used in the earlier labs. When writing your .qsf file for this lab, you will have to make connections from the LCD pins to the IO pins on your prototyping board. The name of the pins are written on the label on the side of the IO pins. These are like "A13, B13, etc." You can refer to this page: <u>IO Pins</u>, if you are confused. Make sure everything is working and demonstrate your working LCD to your TA.

#### Lab Demonstration/Turn-In Requirements

A TA needs to "Check You Off" for each of the tasks listed below.

- 1. Have a TA check you off for your Clock Divider.
- 2. Have a TA check you off for your LCD Logic State Diagrams.
- 3. Have a TA check off your working LCD.