## CSE352 Spring 2013 Homework Assignment #7 Due in class Friday June 7th 2013 - NO EXTENSIONS WILL BE GRANTED!

Q1) Modify the single-cycle MIPS processor to implement the following instructions.

Refer to appendix B for a definition of the instructions.

For each instruction, mark up a copy of Figure 7.11 to indicate the changes to the datapath. Name any new control signals.

Mark up a copy of table 7.8 to show the changes to the main decoder. We've left some room for you to add extra signals to your decoder. Describe any other changes that are required.

(a) sllv



Figure 7.11 Complete single-cycle MIPS processor

```
(b) sltiu
```



Figure 7.11 Complete single-cycle MIPS processor

```
(c) bgtz
```



Figure 7.11 Complete single-cycle MIPS processor





Figure 7.11 Complete single-cycle MIPS processor

| Instru<br>ction | Opcode | Reg<br>Write | Reg<br>Dst | ALU<br>Src | Branch | Mem<br>Write | Memto<br>Reg | ALU<br>Op | Jump |  |  |
|-----------------|--------|--------------|------------|------------|--------|--------------|--------------|-----------|------|--|--|
|                 |        |              |            |            |        |              |              |           |      |  |  |
| R-type          | 000000 | 1            | 1          | 0          | 0      | 0            | 0            | 10        | 0    |  |  |
| lw              | 100011 | 1            | 0          | 1          | 0      | 0            | 1            | 00        | 0    |  |  |
| sw              | 101011 | 0            | x          | 1          | 0      | 1            | х            | 00        | 0    |  |  |
| beq             | 000100 | 0            | x          | 0          | 1      | 0            | х            | 01        | 0    |  |  |
| addi            | 001000 | 1            | 0          | 1          | 0      | 0            | 0            | 00        | 0    |  |  |
| j               | 000010 | 0            | x          | х          | х      | 0            | х            | xx        | 1    |  |  |
| sllv            |        |              |            |            |        |              |              |           |      |  |  |
| sltiu           |        |              |            |            |        |              |              |           |      |  |  |
| bgtz            |        |              |            |            |        |              |              |           |      |  |  |
| lb              |        |              |            |            |        |              |              |           |      |  |  |

Table 7.8 Main decoder truth table to mark up with changes

| Opcode                    | Name           | Description                                                       | Operation                                                   |
|---------------------------|----------------|-------------------------------------------------------------------|-------------------------------------------------------------|
| 000000 (0)                | R-type         | all R-type instructions                                           | see Table B.2                                               |
| 000001(1)<br>(rt = 0/1)   | bltz/bgez      | branch less than zero/<br>branch greater than or<br>equal to zero | if ([rs] < 0) PC = BTA/<br>if ([rs] ≥ 0) PC = BTA           |
| 000010 (2)                | j              | jump                                                              | PC = JTA                                                    |
| 000011 (3)                | jal            | jump and link                                                     | \$ra = PC+4, PC = JTA                                       |
| 000100 (4)                | beq            | branch if equal                                                   | if ([rs]==[rt]) PC = BTA                                    |
| 000101 (5)                | bne            | branch if not equal                                               | if ([rs]!=[rt]) PC = BTA                                    |
| 000110 (6)                | blez           | branch if less than or equal to zero                              | if ([rs] ≤ 0) PC = BTA                                      |
| 000111 (7)                | bgtz           | branch if greater than zero                                       | if ([rs] > 0) PC = BTA                                      |
| 001000 (8)                | addi           | add immediate                                                     | [rt] = [rs] + SignImm                                       |
| 001001 (9)                | addiu          | add immediate unsigned                                            | [rt] = [rs] + SignImm                                       |
| 001010 (10)               | slti           | set less than immediate                                           | [rs] < SignImm ? [rt]=1 : [rt]=0                            |
| 001011 (11)               | sltiu          | set less than immediate unsigned                                  | [rs] < SignImm ? [rt]=1 : [rt]=0                            |
| 001100 (12)               | andi           | and immediate                                                     | [rt] = [rs] & ZeroImm                                       |
| 001101 (13)               | ori            | or immediate                                                      | [rt] = [rs]   ZeroImm                                       |
| 001110 (14)               | xori           | xor immediate                                                     | [rt] = [rs] ^ ZeroImm                                       |
| 001111 (15)               | lui            | load upper immediate                                              | [rt] = {Imm, 16'b0}                                         |
| 010000 (16)<br>(rs = 0/4) | mfc0,<br>mtc0. | move from/to coprocessor 0                                        | <pre>[rt] = [rd]/[rd] = [rt] (rd is in coprocessor 0)</pre> |
| 010001 (17)               | F-type         | fop = 16/17: F-type instructions                                  | see Table B.3                                               |
| 010001 (17)<br>(rt = 0/1) | bclf/bclt      | fop = 8: branch if fpcond is<br>FALSE/TRUE                        | if (fpcond == 0) PC = BTA/<br>if (fpcond == 1) PC = BTA     |
| 100000 (32)               | lb             | load byte                                                         | <pre>[rt] = SignExt([Address]<sub>7:0</sub>)</pre>          |
| 100001 (33)               | lh             | load halfword                                                     | <pre>[rt] = SignExt([Address]<sub>15:0</sub>)</pre>         |
| 100011 (35)               | lw             | load word                                                         | <pre>[rt] = [Address]</pre>                                 |
| 100100 (36)               | lbu            | load byte unsigned                                                | <pre>[rt] = ZeroExt([Address]<sub>7:0</sub>)</pre>          |
| 100101 (37)               | 1hu            | load halfword unsigned                                            | <pre>[rt] = ZeroExt([Address]<sub>15:0</sub>)</pre>         |
| 101000 (40)               | sb             | store byte                                                        | $[Address]_{7:0} = [rt]_{7:0}$                              |

## Table B.1 Instructions, sorted by opcode

## Table B.1 Instructions, sorted by opcode-Cont'd

| Opcode      | Name | Description                    | Operation                        |
|-------------|------|--------------------------------|----------------------------------|
| 101001 (41) | sh   | store halfword                 | $[Address]_{15:0} = [rt]_{15:0}$ |
| 101011 (43) | SW   | store word                     | [Address] = [rt]                 |
| 110001 (49) | 1wc1 | load word to FP coprocessor 1  | [ft] = [Address]                 |
| 111001 (56) | swc1 | store word to FP coprocessor 1 | [Address] = [ft]                 |

## Table B.2 R-type instructions, sorted by funct field

| Funct       | Name    | Description                        | Operation                                                                            |
|-------------|---------|------------------------------------|--------------------------------------------------------------------------------------|
| 000000 (0)  | s11     | shift left logical                 | [rd] = [rt] << shamt                                                                 |
| 000010 (2)  | srl     | shift right logical                | [rd] = [rt] >> shamt                                                                 |
| 000011 (3)  | sra     | shift right arithmetic             | [rd] = [rt] >>> shamt                                                                |
| 000100 (4)  | sllv    | shift left logical<br>variable     | <pre>[rd] = [rt] &lt;&lt; [rs]<sub>4:0</sub> assembly: sllv rd, rt, rs</pre>         |
| 000110 (6)  | srlv    | shift right logical<br>variable    | <pre>[rd] = [rt] &gt;&gt; [rs]<sub>4:0</sub> assembly: srlv rd, rt, rs</pre>         |
| 000111 (7)  | srav    | shift right arithmetic<br>variable | <pre>[rd] = [rt] &gt;&gt;&gt; [rs]<sub>4:0</sub><br/>assembly: srav rd, rt, rs</pre> |
| 001000 (8)  | jr      | jump register                      | PC = [rs]                                                                            |
| 001001 (9)  | jalr    | jump and link register             | \$ra = PC + 4, PC = [rs]                                                             |
| 001100 (12) | syscall | system call                        | system call exception                                                                |
| 001101 (13) | break   | break                              | break exception                                                                      |
| 010000 (16) | mfhi    | move from hi                       | [rd] = [hi]                                                                          |
| 010001 (17) | mthi    | move to hi                         | [hi] = [rs]                                                                          |
| 010010 (18) | mflo    | move from lo                       | [rd] = [lo]                                                                          |
| 010011 (19) | mtlo    | move to lo                         | [lo] = [rs]                                                                          |
| 011000 (24) | mult    | multiply                           | {[hi], [lo]} = [rs] × [rt]                                                           |
| 011001 (25) | multu   | multiply unsigned                  | <pre>([hi], [lo]) = [rs] × [rt]</pre>                                                |
| 011010 (26) | div     | divide                             | [lo] = [rs]/[rt].<br>[hi] = [rs]%[rt]                                                |

(continued)

| Funct       | Name | Description            | Operation                             |
|-------------|------|------------------------|---------------------------------------|
| 011011 (27) | divu | divide unsigned        | [lo] = [rs]/[rt].<br>[hi] = [rs]%[rt] |
| 100000 (32) | add  | add                    | [rd] = [rs] + [rt]                    |
| 100001 (33) | addu | add unsigned           | [rd] = [rs] + [rt]                    |
| 100010 (34) | sub  | subtract               | [rd] = [rs] - [rt]                    |
| 100011 (35) | subu | subtract unsigned      | [rd] = [rs] - [rt]                    |
| 100100 (36) | and  | and                    | [rd] = [rs] & [rt]                    |
| 100101 (37) | or   | or                     | [rd] = [rs]   [rt]                    |
| 100110 (38) | xor  | xor                    | [rd] = [rs] ^ [rt]                    |
| 100111 (39) | nor  | nor                    | [rd] = ~([rs]   [rt]) .               |
| 101010 (42) | slt  | set less than          | [rs] < [rt] ? [rd] = 1 : [rd] = 0     |
| 101011 (43) | sltu | set less than unsigned | [rs] < [rt] ? [rd] = 1 : [rd] = 0     |

Table B.2 R-type instructions, sorted by funct field---Cont'd

Table B.3 F-type instructions (fop = 16/17)

| Funct       | Name            | Description                      | Operation                           |
|-------------|-----------------|----------------------------------|-------------------------------------|
| 000000 (0)  | add.s/add.d     | FP add                           | [fd] = [fs] + [ft]                  |
| 000001 (1)  | sub.s/sub.d     | FP subtract                      | [fd] = [fs] - [ft]                  |
| 000010 (2)  | mul.s/mul.d     | FP multiply                      | [fd] = [fs] * [ft]                  |
| 000011 (3)  | div.s/div.d     | FP divide                        | [fd] = [fs]/[ft]                    |
| 000101 (5)  | abs.s/abs.d     | FP absolute value                | [fd] = ([fs] < 0) ? [-fs]<br>: [fs] |
| 000111 (7)  | neg.s/neg.d     | FP negation                      | [fd] = [-fs]                        |
| 111010 (58) | c.seq.s/c.seq.d | FP equality comparison           | fpcond = ([fs] == [ft])             |
| 111100 (60) | c.lt.s/c.lt.d   | FP less than comparison          | fpcond = ([fs] < [ft])              |
| 111110 (62) | c.le.s/c.le.d   | FP less than or equal comparison | $fpcond = ([fs] \leq [ft])$         |
|             | 4 S (*          |                                  |                                     |

Q2)

In the MIPS 5-stage pipeline we've covered in class/in the textbook, load-store operations require the EX stage to be able to perform address generation (AG) computation and to be followed by the Mem Stage to access the D-cache. So, a better name for the EX stage would be the EX-AG to indicate its double function. With this ordering we saw that:

- 1. We could avoid RAW dependencies between arithmetic instructions at the cost of forwarding paths between the EX-AG/Mem and Mem/WB pipeline registers and the inputs of the ALU of the EX-AG stage.
- 2. We could not avoid 1-cycle load latency penalty when the result of a load operation was a source operand for the next instruction.
- 3. Branch resolution could be performed during the EX-AG stage, resulting in a 2 cycle branch penalty on a taken branch (with a branch-not-taken prediction policy).
- 4. The Mem stage was not used for arithmetic-logical instructions.

(a) Given the alternative five-stage pipeline diagram below, discuss the advantages and disadvantages of this design for each of the 4 points discussed above.



- (b) If the two ALUs in the alternative 5-stage pipeline are used respectively for branch target computation and register comparison, what would be the penalties for branch instructions:
  - In the case where stalling occurs as soon as a branch is recognized?
  - In the case where a branch-not-taken prediction policy is used?